首页> 外文期刊>IEEE Transactions on Computers >Protection Circuit against Differential Power Analysis Attacks for Smart Cards
【24h】

Protection Circuit against Differential Power Analysis Attacks for Smart Cards

机译:智能卡的差分功率分析攻击保护电路

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we present a circuit that protects smart cards against differential power analysis attacks. The circuit is based on a current flattening technique, is designed using a standard 0.18-µm CMOS technology, and can be integrated on the same die or in the same package with the smart card microcontroller. We evaluate the current flattening performance and the effectiveness of the protection against differential power analysis attacks. Our analysis is based on transistor-level simulations in Cadence environment using experimental current traces collected from an 8-bit microcontroller for smart cards executing DES encryptions. The proposed circuit effectively protects against differential power analysis attacks with small chip area overhead and limited increased power consumption during the encryption cycles.
机译:在本文中,我们提出了一种可保护智能卡免受差分功率分析攻击的电路。该电路基于电流展平技术,使用标准的0.18-μmCMOS技术进行设计,并且可以与智能卡微控制器集成在同一芯片或同一封装中。我们评估了当前的展平性能以及针对差分功率分析攻击的防护效果。我们的分析基于Cadence环境中的晶体管级仿真,该仿真使用从8位微控制器收集的,用于执行DES加密的智能卡的实验电流轨迹。所提出的电路以较小的芯片面积开销和有限的加密周期内增加的功耗来有效地防止差分功率分析攻击。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号