首页> 外文期刊>IEEE Transactions on Computers >Using Multilevel Phase Change Memory to Build Data Storage: A Time-Aware System Design Perspective
【24h】

Using Multilevel Phase Change Memory to Build Data Storage: A Time-Aware System Design Perspective

机译:使用多级相变存储器构建数据存储:具有时间意识的系统设计观点

获取原文
获取原文并翻译 | 示例

摘要

This paper advocates a time-aware design methodology for using multilevel per cell (MLC) phase-change memory (PCM) in data storage systems such as solid-state disk and disk cache. It is well known that phase-change material resistance drift gradually reduces memory device noise margin and degrades the raw storage reliability. Intuitively, due to the time-dependent nature of resistance drift, if we can dynamically adjust storage system operations adaptive to the time and, hence, memory cell resistance drift, we may improve various PCM-based data storage system performance metrics. Under such an intuitive time-aware system design concept, we propose three specific design techniques, including time-aware variable-strength error correction code (ECC) decoding, time-aware partial rewrite, and time-aware read-&-refresh. Since PCM-based data storage systems have to use powerful ECC whose decoding can be energy-hungry, the first technique aims to minimize the ECC decoding energy consumption. The second technique improves the data retention limit when using partial rewrite in MLC PCM, and the third technique can further improve the efficiency of time-aware variable-strength ECC decoding. Using hypothetical 2-bit/cell PCM with device parameters from recent device research as a test vehicle, we carry out mathematical analysis and trace-based simulations, which show that these techniques can improve the data retention limit by few orders of magnitude, and enable up to 97 and 79 percent energy savings for PCM-based solid-state disk and PCM-based disk cache.
机译:本文提倡一种时间感知设计方法,该方法可在固态硬盘和磁盘缓存等数据存储系统中使用多层每单元(MLC)相变存储器(PCM)。众所周知,相变材料的电阻漂移会逐渐降低存储设备的噪声容限,并降低原始存储的可靠性。直观地,由于电阻漂移的时间依赖性,如果我们可以动态地调整存储系统操作以适应时间,从而适应存储单元的电阻漂移,那么我们可以改善各种基于PCM的数据存储系统性能指标。在这种直观的时间感知系统设计概念下,我们提出了三种特定的设计技术,包括时间感知可变强度纠错码(ECC)解码,时间感知局部重写和时间感知读与刷新。由于基于PCM的数据存储系统必须使用功能强大的ECC,其解码可能会耗费大量电能,因此第一种技术旨在将ECC解码的能耗降至最低。第二种技术改善了在MLC PCM中使用部分重写时的数据保留限制,而第三种技术可以进一步提高时间感知型可变强度ECC解码的效率。我们使用假设的2位/单元PCM与最近的设备研究中的设备参数作为测试工具,我们进行了数学分析和基于迹线的仿真,这表明这些技术可以将数据保留限制提高几个数量级,并能够实现基于PCM的固态磁盘和基于PCM的磁盘缓存最多可节省97%和79%的能源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号