首页> 外文期刊>Computers, IEEE Transactions on >Extremely Low Cost Error Protection with Correctable Parity Protected Cache
【24h】

Extremely Low Cost Error Protection with Correctable Parity Protected Cache

机译:具有可纠正的奇偶校验保护的缓存的极低成本的错误保护

获取原文
获取原文并翻译 | 示例

摘要

Due to shrinking feature sizes, processors are becoming more vulnerable to soft errors. One of the most vulnerable components of a processor is its write-back cache. This paper proposes a new reliable write-back cache called Correctable Parity Protected Cache (CPPC), which adds correction capability to parity protection. In CPPC, parity bits detect faults and the XOR of all data written into the cache is kept to recover from detected faults. The added correction scheme provides a high degree of reliability and corrects both single and spatial multi-bit faults in exchange for very small performance and power overheads. CPPC is compared to competitive schemes. Our simulation data show that CPPC improves reliability significantly while its overheads are very small, especially in the L2 cache.
机译:由于功能尺寸的缩小,处理器变得更容易受到软错误的影响。处理器最易受攻击的组件之一是其回写缓存。本文提出了一种新的可靠的写回缓存,称为可校正奇偶校验保护的缓存(CPPC),它在奇偶校验保护中增加了校正功能。在CPPC中,奇偶校验位可检测故障,并保留写入缓存的所有数据的XOR,以从检测到的故障中恢复。所增加的校正方案提供了高度的可靠性,并且校正了单位和空间多位故障,以换取非常小的性能和功率开销。将CPPC与竞争方案进行比较。我们的仿真数据表明,CPPC显着提高了可靠性,而其开销却很小,尤其是在二级缓存中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号