首页> 外文期刊>IEEE Transactions on Computers >High-Speed Hybrid-Double Multiplication Architectures Using New Serial-Out Bit-Level Mastrovito Multipliers
【24h】

High-Speed Hybrid-Double Multiplication Architectures Using New Serial-Out Bit-Level Mastrovito Multipliers

机译:使用新的串行输出位级Mastrovito乘法器的高速混合双乘法架构

获取原文
获取原文并翻译 | 示例

摘要

The Serial-out bit-level multiplication scheme is characterized by an important latency feature. It has an ability to sequentially generate an output bit of the multiplication result in each clock cycle. However, the computational complexity of the existing serial-out bit-level multipliers in () using normal basis representation, limits its usefulness in many applications; hence, an optimized serial-out bit-level multiplier using polynomial basis representation is needed. In this paper, we propose new serial-out bit-level Mastrovito multiplier schemes. We show that in terms of the time complexities, the proposed multiplier schemes outperform the existing serial-out bit-level schemes available in the literature. In addition, using the proposed multiplier schemes, we present new hybrid-double multiplication architectures. To the best of our knowledge, this is the first time such a hybrid multiplier structure using the polynomial basis is proposed. Prototypes of the presented serial-out bit-level schemes and the proposed hybrid-double multiplication architectures (10 schemes in total) are implemented over both and , and experimental results are presented.
机译:串行输出比特级乘法方案具有重要的延迟功能。它具有在每个时钟周期中顺序生成乘法结果的输出位的能力。但是,现有的串行输出位级乘法器()中使用常规基准表示的计算复杂性限制了其在许多应用中的用途;因此,需要使用多项式基表示的优化的串行输出比特级乘法器。在本文中,我们提出了新的串行输出比特级Mastrovito乘法器方案。我们表明,就时间复杂度而言,所提出的乘法器方案优于文献中现有的串行输出位级方案。另外,使用提出的乘法器方案,我们提出了新的混合双乘法结构。据我们所知,这是首次提出使用多项式的混合乘数结构。在和上均实现了所提出的串行输出位级方案的原型和所提出的混合双倍乘法体系结构(总共10种方案),并给出了实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号