首页> 外文期刊>IEEE Transactions on Computers >Chip-Level RAID with Flexible Stripe Size and Parity Placement for Enhanced SSD Reliability
【24h】

Chip-Level RAID with Flexible Stripe Size and Parity Placement for Enhanced SSD Reliability

机译:具有灵活条带大小和奇偶校验放置的芯片级RAID,可增强SSD的可靠性

获取原文
获取原文并翻译 | 示例

摘要

The move from SLC to MLC/TLC flash memory technology is increasing SSD capacity at lower cost, but at the cost of sacrificing reliability. An approach to remedy this loss is to employ the RAID architecture with the chips that comprise SSDs. However, using the traditional RAID approach may result in negative effects as the total number of writes is increased due to the parity updates. In this paper, we describe Elastic Striping and Anywhere Parity (eSAP)-RAID, a RAID scheme that allows flexible stripe sizes and parity placement. Using performance and lifetime models that we derive of SSDs employing RAID-5 and eSAP-RAID, we show that eSAP-RAID brings about significant performance and reliability benefits by reducing parity writes compared to RAID-5. We also implement these schemes in SSDs using DiskSim with SSD Extension and validate the models using realistic workloads. We also discuss policies such as dynamic stripe sizing and selective data protection that exploits the flexible nature of eSAP. We show that through such policies particular reliability enhancement goals can be met.
机译:从SLC到MLC / TLC闪存技术的转变以较低的成本增加了SSD的容量,但是却以牺牲可靠性为代价。弥补这种损失的一种方法是将RAID架构与包含SSD的芯片一起使用。但是,由于奇偶校验更新,增加了写入总数,因此使用传统的RAID方法可能会产生负面影响。在本文中,我们描述了弹性条带化和任意位置奇偶校验(eSAP)-RAID,一种RAID方案,允许灵活的条带大小和奇偶校验放置。使用我们得出的采用RAID-5和eSAP-RAID的SSD的性能和寿命模型,我们证明,与RAID-5相比,eSAP-RAID通过减少奇偶校验写入而带来了显着的性能和可靠性优势。我们还使用DiskSim和SSD Extension在SSD中实现这些方案,并使用实际工作量验证模型。我们还将讨论利用eSAP的灵活特性的策略,例如动态条带大小调整和选择性数据保护。我们表明,通过此类策略,可以实现特定的可靠性增强目标。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号