首页> 外文期刊>Computers & Digital Techniques, IET >Very-large-scale integration implementation of a 16-bit clocked adiabatic logic logarithmic signal processor
【24h】

Very-large-scale integration implementation of a 16-bit clocked adiabatic logic logarithmic signal processor

机译:16位时钟绝热逻辑对数信号处理器的超大规模集成实现

获取原文
获取原文并翻译 | 示例

摘要

This study describes a low-power 16-bit logarithmic signal processor built using clocked adiabatic logic. The circuit has been designed and implemented using an Austria Micro Systems 0.35 μm complementary metal-oxide-semiconductor (CMOS) process. A test device has been fabricated and functionally verified. The processor architecture has an active area of 0.57 mm. Simulation results with this architecture, using clock frequencies up to 100 MHz have confirmed results from other researchers that clocked adiabatic consumes up to ten times less power than conventional CMOS logic.
机译:这项研究描述了使用时钟绝热逻辑构建的低功耗16位对数信号处理器。该电路是使用Austria Micro Systems 0.35μm互补金属氧化物半导体(CMOS)工艺设计和实现的。已经制造了测试装置并进行了功能验证。处理器体系结构的有效面积为0.57毫米。使用高达100 MHz的时钟频率的这种架构的仿真结果已得到其他研究人员的证实,时钟绝热的功耗比传统CMOS逻辑低多达十倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号