首页> 外文期刊>Computers & Digital Techniques, IET >System-level assertions: approach for electronic system-level verification
【24h】

System-level assertions: approach for electronic system-level verification

机译:系统级断言:电子系统级验证的方法

获取原文
获取原文并翻译 | 示例

摘要

As design of digital systems become more complex and more transistors are incorporated into a single chip, design and verification methodologies moves into higher levels. Now that design at the register transfer level (RTL) has reached its maturity, the focus is shifting to electronic system level (ESL) design tools, languages and methodologies. At the centre of this and perhaps the most challenging are verification methods and tools to use for verifying designs at the ESL. This study presents a new concept of system-level assertions for ESL verification. It also demonstrates an environment for functionally verifying system-level designs using these system-level assertions. The proposed environment adapts existing EDA simulation tools, which are mainly used for RTL design and verification, and utilises them for system-level verification. In this environment, designs are modelled in SystemC-transaction level modelling 2.0, and assertions are written in SystemVerilog. Design and verification parts are connected together using SystemVerilog Direct Programming Interface mechanism, and designs that are described in SystemC are verified against system-level assertions in the course of SystemVerilog simulation.
机译:随着数字系统的设计变得越来越复杂,并且更多的晶体管被​​集成到一个芯片中,设计和验证方法进入了更高的层次。现在,寄存器传输级别(RTL)的设计已经成熟,重点正在转向电子系统级别(ESL)的设计工具,语言和方法论。在此中心,也许最具挑战性的是用于在ESL上验证设计的验证方法和工具。这项研究提出了用于ESL验证的系统级断言的新概念。它还演示了使用这些系统级声明在功能上验证系统级设计的环境。拟议的环境适应了现有的EDA仿真工具,该工具主要用于RTL设计和验证,并将其用于系统级验证。在这种环境中,设计是在SystemC事务级别建模2.0中建模的,而断言是在SystemVerilog中编写的。设计和验证部件使用SystemVerilog直接编程接口机制连接在一起,并且在SystemVerilog仿真过程中,针对系统级声明对SystemC中描述的设计进行了验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号