首页> 外文期刊>Computer architecture news >LAP: Loop-Block Aware Inclusion Properties for Energy-Efficient Asymmetric Last Level Caches
【24h】

LAP: Loop-Block Aware Inclusion Properties for Energy-Efficient Asymmetric Last Level Caches

机译:LAP:节能非对称最后一级缓存的循环块感知包含属性

获取原文
获取原文并翻译 | 示例

摘要

Emerging non-volatile memory (NVM) technologies, such as spin-transfer torque RAM (STT-RAM), are attractive options for replacing or augmenting SRAM in implementing last-level caches (LLCs). However, the asymmetric read/write energy and latency associated with NVM introduces new challenges in designing caches where, in contrast to SRAM, dynamic energy from write operations can be responsible for a larger fraction of total cache energy than leakage. These properties lead to the fact that no single traditional inclusion policy being dominant in terms of LLC energy consumption for asymmetric LLCs. We propose a novel selective inclusion policy, Loop-block-Aware Policy (LAP), to reduce energy consumption in LLCs with asymmetric read/write properties. In order to eliminate redundant writes to the LLC, LAP incorporates advantages from both non-inclusive and exclusive designs to selectively cache only part of upper-level data in the LLC. Results show that LAP outperforms other variants of selective inclusion policies and consumes 20% and 12% less energy than non-inclusive and exclusive STT-RAM-based LLCs, respectively. We extend LAP to a system with SRAM/STT-RAM hybrid LLCs to achieve energy-efficient data placement, reducing the energy consumption by 22% and 15% over non-inclusion and exclusion on average, with average-case performance improvements, small worst-case performance loss, and minimal hardware overheads.
机译:自旋转移扭矩RAM(STT-RAM)等新兴的非易失性存储器(NVM)技术是替代或增强SRAM来实现最后一级缓存(LLC)的有吸引力的选择。但是,与NVM相关的不对称读/写能量和等待时间在设计高速缓存时提出了新的挑战,与SRAM相比,写操作产生的动态能量可能占泄漏总缓存能量的很大一部分。这些特性导致以下事实:就不对称LLC而言,没有任何传统的包容性策略在LLC能耗方面占主导地位。我们提出一种新颖的选择性包含策略,即循环块感知策略(LAP),以减少具有非对称读写特性的LLC的能耗。为了消除对LLC的冗余写入,LAP结合了非包容性和排他性设计的优点,以选择性地仅将部分上层数据缓存在LLC中。结果表明,LAP的性能优于选择性包容策略的其他变体,并且分别比基于非包容性和基于STT-RAM的LLC的能耗低20%和12%。我们将LAP扩展到具有SRAM / STT-RAM混合LLC的系统,以实现节能数据放置,与不包含和排除的能耗相比,平均降低22%和15%的能耗,平均情况下的性能得到改善,最坏情况较小-性能损失和最小的硬件开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号