首页> 外文期刊>Circuits, systems, and signal processing >Low-Power High-Frequency Phase Frequency Detector for Minimal Blind-Zone Phase-Locked Loops
【24h】

Low-Power High-Frequency Phase Frequency Detector for Minimal Blind-Zone Phase-Locked Loops

机译:用于最小盲区锁相环的低功率高频相位频率检测器

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a symmetric phase frequency detector (PFD). The symmetric structure of PFD provides phase-locked loop (PLL) functions with a low jitter. The most important point in designing PFDs is attention to their dead zone, the extent of their linearity, and the frequency range of operation. As the dead zone of a phase detector circuit is smaller, this circuit is capable of detecting fewer phase differences in high frequencies. In this paper, considering the trade-off between the dead zone and the maximum operating frequency, the highest operating frequency is achieved with minimal dead zone design. Post-layout simulation for TSMC 0.13m technology is performed using the CMOS technology: The results so obtained are then compared with existing literature. These results indicate a power consumption of less than 90W and a frequency response of 4.1GHz, as well as a dead zone of less than 25ps in the worst case: This is a suitable condition as compared to previous, related works. The area of the proposed symmetric circuit is 250m(2). Finally, the proposed PFD tested in PLL and the results indicate that the structure is useful for frequency synthesizer applications.
机译:本文介绍了一种对称相位频率检测器(PFD)。 PFD的对称结构提供了具有低抖动的锁相环(PLL)功能。设计PFD时,最重要的一点是注意它们的死区,它们的线性程度和工作频率范围。由于相位检测器电路的死区较小,因此该电路能够检测到较少的高频相位差。在本文中,考虑到死区和最大工作频率之间的权衡,以最小的死区设计实现了最高工作频率。使用CMOS技术对TSMC 0.13m技术进行布局后仿真:将获得的结果与现有文献进行比较。这些结果表明功耗小于90W,频率响应为4.1GHz,在最坏的情况下死区小于25ps:与以前的相关工作相比,这是一个合适的条件。提出的对称电路的面积为250m(2)。最后,所提出的PFD在PLL中进行了测试,结果表明该结构对于频率合成器应用很有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号