首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >Efficient and configurable full-search block-matching processors
【24h】

Efficient and configurable full-search block-matching processors

机译:高效且可配置的全搜索块匹配处理器

获取原文
获取原文并翻译 | 示例

摘要

Efficient VLSI architectures for motion estimation using the full-search block-matching algorithm are proposed in this paper. These structures are based on an improved and more efficient two-dimensional single-array architecture with minimum latency, maximum throughput, and full utilization of the hardware resources. This optimized architecture is extended to a class of fully parameterizable multiple array architectures that combine both pipelining and parallel processing techniques and provide the ability to configure the processors according to the setup parameters, the processing time and the circuit area specified limits. The development of a single-array processor in a single-chip based on a 0.25-μm CMOS technology process proves the practical interest of the proposed architecture for implementing real-time motion estimators.
机译:提出了一种使用全搜索块匹配算法进行运动估计的高效VLSI架构。这些结构基于改进的,更高效的二维单阵列体系结构,具有最小的延迟,最大的吞吐量和硬件资源的充分利用。这种优化的架构扩展到一类完全可参数化的多阵列架构,该架构结合了流水线技术和并行处理技术,并提供了根据设置参数,处理时间和电路面积指定限制配置处理器的能力。在基于0.25μmCMOS技术工艺的单芯片中开发单阵列处理器,证明了所提出的用于实现实时运动估计器的体系结构的实际利益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号