首页> 外文期刊>IEEE Transactions on Circuits and Systems for Video Technology >Byte and modulo addressable parallel memory architecture for video coding
【24h】

Byte and modulo addressable parallel memory architecture for video coding

机译:字节和模可寻址并行存储器架构,用于视频编码

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes an internal data memory architecture supporting byte and modulo addressing for processors having subword parallel processing capability, or alternatively, multiple SIMD-connected processing elements on-chip. Byte-addressable memory efficiently relieves the data word alignment problem in motion estimation block matching. In addition, a special modulo addressing allows part of the bytes in a word to be accessed simultaneously from the both ends of a circular buffer. With the modulo-addressable memory, the external memory bandwidth can be significantly reduced, while preserving efficient memory access performance in block-matching operations. The proposed data memory architecture consists of parallel memory modules, address computation circuitry, and data permutation network. Designs for different data bus widths (N= 2, 4, 8 bytes) are considered.
机译:本文提出了一种内部数据存储体系结构,该体系结构支持具有子字并行处理能力的处理器的字节和模寻址,或者支持片上多个SIMD连接的处理元件。字节可寻址存储器有效地减轻了运动估计块匹配中的数据字对齐问题。另外,特殊的模寻址允许从循环缓冲区的两端同时访问一个字中的部分字节。使用模寻址存储器,可以显着减少外部存储器带宽,同时在块匹配操作中保留有效的存储器访问性能。所提出的数据存储体系结构由并行存储模块,地址计算电路和数据置换网络组成。考虑不同数据总线宽度(N = 2、4、8字节)的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号