【24h】

An efficient pipelined FFT architecture

机译:高效的流水线FFT架构

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents an efficient VLSI architecture of the pipeline fast Fourier transform (FFT) processor based on radix-4 decimation-in-time algorithm with the use of digit-serial arithmetic units. By combining both the feedforward and feedback commutator schemes, the proposed architecture can not only achieve nearly 100% hardware utilization, but also require much less memory compared with the previous digit-serial FFT processors. Furthermore, in FFT processors, several modules of ROM are required for the storage of twiddle factors. By exploiting the redundancy of the factors, the overall ROM size can be effectively reduced by a factor of 2.
机译:本文提出了一种基于基数4实时抽取算法的流水线快速傅立叶变换(FFT)处理器的高效VLSI架构,并采用了数字串行算术单元。通过结合前馈和反馈换向器方案,与以前的数字串行FFT处理器相比,所提出的体系结构不仅可以实现近100%的硬件利用率,而且所需的存储空间也要少得多。此外,在FFT处理器中,需要多个ROM模块来存储旋转因子。通过利用这些因素的冗余,可以将ROM的整体大小有效减少2倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号