首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design
【24h】

An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design

机译:常规I / O阶流水线FFT设计的高效VLSI架构

获取原文
获取原文并翻译 | 示例
       

摘要

In this paper, an efficient VLSI architecture of a pipeline fast Fourier transform (FFT) processor capable of producing the normal output order sequence is presented. A new FFT design based on the decimated dual-path delay feed-forward data commutator unit by splitting the input stream into two half-word streams is first proposed. The resulting architecture can achieve full hardware efficiency such that the required number of adders can be reduced by half. Next, in order to generate the normal output order sequence, this paper also presents a sequence conversion method by integrating the conversion function into the last-stage data commutator module.
机译:本文提出了一种高效的流水线快速傅立叶变换(FFT)处理器的VLSI架构,该处理器能够产生正常的输出顺序序列。首先提出了一种基于抽取后的双径延迟前馈数据交换器单元的新FFT设计,该方法将输入流分为两个半字流。最终的架构可以实现完全的硬件效率,从而可以将所需的加法器数量减少一半。接下来,为了生成正常的输出顺序序列,本文还提出了一种通过将转换函数集成到最后一级数据交换器模块中的序列转换方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号