首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >A Calibrated Phase/Frequency Detector for Reference Spur Reduction in Charge-Pump PLLs
【24h】

A Calibrated Phase/Frequency Detector for Reference Spur Reduction in Charge-Pump PLLs

机译:用于减少电荷泵PLL中参考杂散的校准相位/频率检测器

获取原文
获取原文并翻译 | 示例

摘要

This brief presents a new technique for minimizing reference spurs in a charge-pump phase-locked loop (PLL) while maintaining dead-zone-free operation. The proposed circuitry uses a phase/frequency detector with a variable delay element in its reset path, with the delay length controlled by feedback from the charge-pump. Simulations have been performed with several PLLs to compare the proposed circuitry with previously reported techniques. The proposed approach shows improvements over previously reported techniques of 12 and 16 dB in the two closest reference spurs.
机译:本简介介绍了一种新技术,可将电荷泵锁相环(PLL)中的基准杂散降至最低,同时保持无死区的运行。所提出的电路使用在其复位路径中具有可变延迟元件的相位/频率检测器,其中延迟长度由电荷泵的反馈控制。已经使用几个PLL进行了仿真,以将拟议的电路与先前报道的技术进行比较。所提出的方法在两个最接近的基准杂散信号中显示出比先前报告的12 dB和16 dB技术有所改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号