首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Wide-Range Dynamic Power Management in Low-Voltage Low-Power Subthreshold SCL
【24h】

Wide-Range Dynamic Power Management in Low-Voltage Low-Power Subthreshold SCL

机译:低压低功耗亚阈值SCL的大范围动态电源管理

获取原文
获取原文并翻译 | 示例

摘要

Power-frequency scaling in subthreshold source-coupled logic (STSCL) systems has been studied and analyzed. It is shown that the operating frequency of such systems can be adjusted over about three decades with linearly proportional power dissipation. The heart of such a system is a phase-locked loop (PLL)-based clock generator (CG) with a very wide tuning range controlling the dynamics of the STSCL system. The design of a wide tuning range PLL utilizing a novel self-adjustable loop filter that generates the reference clock as well as the bias current for the STSCL system is described. The PLL-based CG exhibits linear power-frequency characteristics in order to minimize its power consumption overhead (7 pJ with 350 nA standby current). Implemented in 0.13 $muhbox{m}$ CMOS, the CG occupies 0.06 $hbox{mm}^{2}$ with a supply voltage that can be reduced down to $V_{DD} = 0.9 hbox{V}$.
机译:对亚阈值源耦合逻辑(STSCL)系统中的功率频率缩放进行了研究和分析。结果表明,这种系统的工作频率可以在大约三十年内以线性比例的功耗进行调节。这种系统的核心是基于锁相环(PLL)的时钟发生器(CG),其调节范围非常宽,可控制STSCL系统的动态。描述了利用新颖的自可调环路滤波器的宽调谐范围PLL的设计,该环路滤波器为STSCL系统生成参考时钟以及偏置电流。基于PLL的CG具有线性的工频特性,以最大程度地降低其功耗开销(待机电流为350 nA时为7 pJ)。 CG在0.13 $ muhbox {m} $ CMOS中实现,占用0.06 $ hbox {mm} ^ {2} $,电源电压可以降低到$ V_ {DD} = 0.9 hbox {V} $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号