首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Area-Efficient Low-Noise Low-Spur Architecture for an Analog PLL Working From a Low Frequency Reference
【24h】

Area-Efficient Low-Noise Low-Spur Architecture for an Analog PLL Working From a Low Frequency Reference

机译:适用于通过低频基准工作的模拟PLL的高效区域低噪声低杂散架构

获取原文
获取原文并翻译 | 示例
           

摘要

This brief presents an area-efficient low-noise architecture for an analog phase-locked loop (PLL) working off a low frequency reference. The architecture has been demonstrated in a 100–400-MHz PLL implemented for wireless connectivity and broadcast applications. It can easily be extended to gigahertz (GHz) operations. A low reference frequency forces a low loop bandwidth, which requires large loop filter components. The challenge is to keep the area small while meeting the jitter specs. By using a charge-pumpless architecture with a novel windowing function, we were able to stabilize the loop with a large resistor and a moderate capacitor without degrading phase noise due to the large thermal noise from the resistor. This provides substantial advantage for area reduction. The windowing function also improves leakage-induced spurs by 16 dB. The PLL was designed in a 45-nm CMOS all-digital process. It occupies an area of 0.09 $hbox{mm}^{2}$ and draws a total current of 800 $muhbox{A}$.
机译:本简介介绍了一种适用于低频基准的模拟锁相环(PLL)的面积有效的低噪声架构。该架构已在用于无线连接和广播应用的100–400 MHz PLL中得到了证明。它可以轻松扩展到千兆赫(GHz)操作。较低的参考频率会导致较低的环路带宽,这需要较大的环路滤波器组件。挑战在于在满足抖动规范的同时保持面积小。通过使用具有新颖的开窗功能的无电荷泵架构,我们能够使用一个大电阻器和一个适中的电容器来稳定环路,而不会由于电阻器产生的大热噪声而降低相位噪声。这为减小面积提供了实质性的优势。窗口功能还将泄漏引起的杂散提高了16 dB。 PLL采用45纳米CMOS全数字工艺设计。它的面积为0.09 $ hbox {mm} ^ {2} $,总电流为800 $ muhbox {A} $。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号