首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A QDR-Based 6-GB/s Parallel Transceiver With Current-Regulated Voltage-Mode Output Driver and Byte CDR for Memory Interface
【24h】

A QDR-Based 6-GB/s Parallel Transceiver With Current-Regulated Voltage-Mode Output Driver and Byte CDR for Memory Interface

机译:基于QDR的6 GB / s并行收发器,具有电流调节的电压模式输出驱动器和用于存储接口的字节CDR

获取原文
获取原文并翻译 | 示例

摘要

This brief presents an 8-bit parallel transceiver for low-power memory interface with a current-regulated voltage-mode driver and a clock and data recovery performing both bit recovery and byte alignment. Sharing a current source by output drivers enables voltage swing control without any regulator circuit while holding the benefits of low-power voltage-mode driving. In the receiver, with only one phase rotator in a globally shared phase-locked loop, a narrow-range delay line in each deskewing phase recovery loop effectively performs seamless phase adjustment. The transceiver, implemented in a 90-nm CMOS, shows a data rate of 6 Gbit/s/ch with a bit error rate of $10^{-12}$ and a power consumption of 2.8 mW/Gbit/s.
机译:本简介介绍了一种用于低功耗存储器接口的8位并行收发器,具有电流调节电压模式驱动器以及执行位恢复和字节对齐的时钟和数据恢复。输出驱动器共享电流源,无需任何稳压器电路即可实现电压摆幅控制,同时保持了低功耗电压模式驱动的优势。在接收机中,在全局共享锁相环中只有一个相位旋转器,每个去歪斜相位恢复环中的窄范围延迟线有效地执行了无缝相位调整。在90纳米CMOS中实现的收发器,数据速率为6 Gbit / s / ch,误码率为$ 10 ^ {-12} $,功耗为2.8 mW / Gbit / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号