首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Joint Estimation of Propagation Delay Dispersion and Time of Arrival in a 40-nm CMOS Comparator Bank for Time-Based Receivers
【24h】

Joint Estimation of Propagation Delay Dispersion and Time of Arrival in a 40-nm CMOS Comparator Bank for Time-Based Receivers

机译:基于时基接收器的40nm CMOS比较器中的传播时延色散和到达时间的联合估计

获取原文
获取原文并翻译 | 示例

摘要

This brief presents an approach to compensate time-of-arrival (ToA) estimation errors caused by the effect of signal depending propagation delays in receivers for ranging applications. As a straightforward reasoning, reducing the ToA error results in increased power consumption in the analog-front-end blocks of such receivers. In the proposed system topology, the asynchronous receiver's analog-front-end blocks contain an array of identical continuous-time comparators, which makes it suitable for a joint modeling approach and today's low-supply voltages. Attention is paid to tuning the nonstrobed comparator topology to make it suitable for this joint modeling. Using the comparator model in a least-squares-based algorithmic approach can reduce the ToA error (accuracy improvement) to nearly zero. A ToA systematic error reduction of 28 is faced for the ToA figure. Furthermore, energy consumption is more related to the activity of the ranging events, which makes this an interesting approach for ranging measurement rates of less than 1 MHz.
机译:本简介介绍了一种补偿因测距应用而引起的信号依赖传播延迟的影响所引起的到达时间(ToA)估计误差的方法。作为直接的推论,减小ToA误差会导致这种接收机的模拟前端模块中功耗的增加。在建议的系统拓扑中,异步接收器的模拟前端模块包含一组相同的连续时间比较器,这使其适用于联合建模方法和当今的低电源电压。注意调整非频散比较器拓扑以使其适合于此联合建模。在基于最小二乘法的算法方法中使用比较器模型可以将ToA误差(准确性提高)降低到几乎为零。 ToA数字面临的ToA系统误差减少28。此外,能量消耗与测距事件的活动更为相关,这使它成为一种用于小于1 MHz测距测量速率的有趣方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号