首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Frequency Response Mismatch Analysis in Time-Interleaved Analog I/Q Processing and ADCs
【24h】

Frequency Response Mismatch Analysis in Time-Interleaved Analog I/Q Processing and ADCs

机译:时间交错模拟I / Q处理和ADC中的频率响应失配分析

获取原文
获取原文并翻译 | 示例

摘要

This brief examines a novel method to increase the usable analog bandwidth (BW) of an analog-to-digital interface through the use of in-phase/quadrature (I/Q) downconversion or homodyne architecture, followed by time-interleaved analog-to-digital converters (TI-ADCs) in both I and Q branches. The increased analog BW comes with the inherent drawback of various spurious components, due to analog components' frequency response mismatches, which ultimately limit the dynamic range. In this brief, the impacts of different mismatch sources are modeled and analyzed. Actual measured hardware data of the considered time-interleaved homodyne architecture are also presented, verifying the modeling and analysis results. The analysis and modeling results of this brief thus provide new insight into the joint impact of different mismatch mechanisms and pave the way for future contributions on the correction of these mismatches, building on the derived composite behavioral model of the overall time-interleaved I/Q processing.
机译:本简介探讨了一种新颖的方法,该方法通过使用同相/正交(I / Q)下变频或零差架构来增加模数接口的可用模拟带宽(BW),然后进行时间交错的模数转换。 I和Q分支中的数字转换器(TI-ADC)。由于模拟组件的频率响应失配,最终增加了动态范围,因此增加的模拟带宽会带来各种杂散组件的固有缺陷。在本文中,对不同失配源的影响进行了建模和分析。还提供了经过考虑的时间交错零差架构的实际测量硬件数据,从而验证了建模和分析结果。因此,本简报的分析和建模结果提供了对不同失配机制的联合影响的新见解,并在基于总时间交错I / Q的综合行为模型的基础上,为修正这些失配的未来贡献铺平了道路。处理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号