首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >All-Digital Calibration of Timing Skews for TIADCs Using the Polyphase Decomposition
【24h】

All-Digital Calibration of Timing Skews for TIADCs Using the Polyphase Decomposition

机译:利用多相分解对TIADC的时序偏斜进行全数字校准

获取原文
获取原文并翻译 | 示例

摘要

This brief proposes a new all-digital calibration technique suppressing the timing mismatch effect in time-interleaved analog-to-digital converters (TIADCs) for input at any Nyquist band (NB) using the equivalent polyphase structure of the TIADC. The correction technique is simple and does not require the adaptive digital synthesis filters. The timing mismatch is estimated based on an adaptive stochastic gradient descent technique, which is a promising solution for TIADCs operating at a very fast sampling rate. The digital circuit of the proposed calibration algorithm is designed and synthesized using a 28-nm fully depleted Silicon on insulator (FD-SOI) CMOS technology for the 11-b 60-dB SNR TIADC clocked at 2.7 GHz with the input in the first four NBs. The designed circuit occupies the area of 0.05 mm and dissipates the total power of 41 mW.
机译:本简介提出了一种新的全数字校准技术,该技术使用TIADC的等效多相结构来抑制时间交织的模数转换器(TIADC)中在任何奈奎斯特频带(NB)输入的时序失配效应。校正技术很简单,不需要自适应数字合成滤波器。基于自适应随机梯度下降技术来估算时序失配,这对于以非常快的采样速率工作的TIADC是有前途的解决方案。拟议的校准算法的数字电路是使用28nm完全耗尽绝缘体上硅(FD-SOI)CMOS技术设计和合成的,用于11-b 60-dB SNR TIADC,时钟为2.7 GHz,前四个输入NBs。设计的电路占地0.05毫米,耗散的总功率为41毫瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号