首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >A Jitter-Tolerance-Enhanced Digital CDR Circuit Using Background Loop Gain Controller
【24h】

A Jitter-Tolerance-Enhanced Digital CDR Circuit Using Background Loop Gain Controller

机译:使用背景环路增益控制器的抖动公差增强的数字CDR电路

获取原文
获取原文并翻译 | 示例

摘要

To improve the jitter tolerance (JTOL) of a clock and data recovery (CDR) circuit, a background loop gain controller (BLGC) is presented. This CDR circuit is realized in a 40nm CMOS process. Its active area is 0.0324mm(2) and the power consumption is 12.67mW from a 1 V supply. For 1-Gb/s and 3-Gb/s PRBS of 2(15)-1 and the bit error rate < 10(-12), the measured root-mean-square jitter of the retimed data are 12.3ps and 7.74ps, respectively. By using the proposed BLGC, the minimum high-frequency JTOL at 3-Gb/s is improved to 0.68 UIpp.
机译:为了提高时钟的抖动公差(JTOL)和数据恢复(CDR)电路,提出了一个背景环路增益控制器(BLGC)。 该CDR电路在40nm CMOS过程中实现。 其有源区为0.0324mm(2),功耗从1 V电源的功耗为12.67mW。 对于2(15)-1的1 GB / s和3-GB / S PRB,误码率<10(-12),重节束数据的测量的根均方抖动为12.3ps和7.74ps , 分别。 通过使用所提出的BLGC,3-GB / s的最小高频JTOL得到改善为0.68 UIPP。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号