首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Energy-Efficient Nonvolatile SRAM Design Based on Resistive Switching Multi-Level Cells
【24h】

Energy-Efficient Nonvolatile SRAM Design Based on Resistive Switching Multi-Level Cells

机译:基于电阻切换多级单元的节能非易失性SRAM设计

获取原文
获取原文并翻译 | 示例

摘要

A new nonvolatile static random access memory (nvSRAM) design based on the multi-level cell (MLC) characteristics of resistive RAMs (RRAMs) is presented in this brief to reduce the store energy of frequent-off and instant-on applications. The data store circuitry is designed to enable the energy-efficient multi-bit data backup of every two SRAM cells into a single four-level MLC RRAM of the proposed MLC-nvSRAM cell. Precharging restore scheme is employed to reduce the restore energy by suppressing the short-circuit and leakage currents when power supply is ramping up for data restore. Optimization method of multiple resistance states is also developed to maximize the restore yield considering the CMOS and RRAM process variations. The store and restore energy of the proposed MLC-nvSRAM circuit are reduced by 53.97% and 62.61%, respectively, as compared to the lowest store and restore energy of the previously published nvSRAM circuits based on single-level cell (SLC) RRAMs.
机译:本简要介绍了基于电阻RAM的多级单元(MLC)特性的新的非易失性静态随机存取存储器(NVSRAM)设计,以减少频繁和即时应用的商店能量。数据存储电路被设计为使每个两个SRAM单元的节能多位数据备份能够进入所提出的MLC-NVSRAM单元的单个四级MLC RRAM。采用预充电恢复方案来减少恢复能量,通过抑制电源时,通过抑制短路和泄漏电流进行数据恢复时。还开发了多种阻力状态的优化方法,以最大化考虑CMOS和RRAM过程变化的恢复产量。与先前公布的NVSRAM电路的最低商店相比,所提出的MLC-NVSRAM电路的商店和恢复能量分别减少53.97%和62.61%,基于先前公布的基于单级单元(SLC)RRAM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号