首页> 外文期刊>IEEE Transactions on Applied Superconductivity >Fabrication process of planarized multi-layer Nb integrated circuits
【24h】

Fabrication process of planarized multi-layer Nb integrated circuits

机译:平面化多层Nb集成电路的制作工艺

获取原文
获取原文并翻译 | 示例

摘要

To improve the operating speed and density of Nb single-flux-quantum integrated circuits, we developed an advanced fabrication process based on NEC's standard process. We fabricated planarized six-Nb-layer circuit structures using this advanced process. This new structure has four Nb wiring layers for greater design flexibility. To shield the magnetic field produced by the DC bias current, the DC bias power supply layer was placed under the groundplane. The critical current density of the Josephson junction was 10 kA/cm/sup 2/. We fabricated and tested more than 10 wafers and demonstrated that the six-layer circuits were successfully planarized. We also confirmed insulation between each Nb layer and the reliability of superconducting contacts. This planarization did not significantly degrade the junction characteristics. We measured small spreads in the critical current of less than 2%. These results demonstrated the effectiveness of this advanced process based on mechanical-polishing planarization.
机译:为了提高Nb单通量量子集成电路的工作速度和密度,我们基于NEC的标准工艺开发了一种先进的制造工艺。我们使用这种先进工艺制造了平面化的六Nb层电路结构。这种新结构具有四个Nb布线层,可提供更大的设计灵活性。为了屏蔽直流偏置电流产生的磁场,将直流偏置电源层放置在接地层下方。约瑟夫森结的临界电流密度为10 kA / cm / sup 2 /。我们制造并测试了10多个晶片,并证明六层电路已成功地平坦化。我们还确认了每个Nb层之间的绝缘性和超导触点的可靠性。这种平坦化没有显着降低结特性。我们在临界电流中测得的小点差小于2%。这些结果证明了基于机械抛光平面化的先进工艺的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号