首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A power-efficient 10-bit 40-MS/s sub-sampling pipelined CMOS analog-to-digital converter
【24h】

A power-efficient 10-bit 40-MS/s sub-sampling pipelined CMOS analog-to-digital converter

机译:高效节能的10位40-MS / s子采样流水线CMOS模数转换器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a 10-bit 40-MS/s pipelined analog-to-digital converter (ADC) in a 0.13-μm CMOS process for subsampling applications. A simplified opamp-sharing scheme between two successive pipelined stages is proposed to reduce the power consumption. For subsampling, a cost-effective fast input-tracking switch with high linearity is introduced to sample the input signal up to 75 MHz. A two-stage amplifier with hybrid frequency compensation is developed to achieve both high bandwidth and large swing with low power dissipation. The measured result shows that the ADC achieves over 77 dB spurious free dynamic range (SFDR) and 57.3 dB signal-to-noise-plus-distortion ratio (SNDR) within the first Nyquist zone and maintains over 70 dB SFDR and 55.3 dB SNDR for input signal up to 75 MHz. The peak differential nonlinearity (DNL) and integral nonlinearity (INL) are ±0.2 LSB and ±0.3 LSB, respectively. The ADC consumes 15.6 mW at the sampling rate of 40 MHz from a 1.2-V supply voltage, and achieves a figure-of-merit (FOM) value of 0.22 pJ per conversion step.
机译:本文提出了一种用于0.13μmCMOS工艺的10位40-MS / s流水线模数转换器(ADC),用于二次采样应用。提出了两个连续流水线级之间的简化运算放大器共享方案,以降低功耗。对于二次采样,引入了具有高线性度的经济高效的快速输入跟踪开关,以对高达75 MHz的输入信号进行采样。开发了具有混合频率补偿的两级放大器,以实现高带宽和大摆幅,且功耗低。测量结果表明,ADC在第一个奈奎斯特区域内实现了超过77 dB的无杂散动态范围(SFDR)和57.3 dB的信噪比-失真比(SNDR),并保持了70 dB的SFDR和55.3 dB的SNDR。输入信号高达75 MHz。峰值微分非线性(DNL)和积分非线性(INL)分别为±0.2 LSB和±0.3 LSB。 ADC从1.2V电源电压以40MHz的采样速率消耗15.6mW的功率,并且每个转换步骤的品质因数(FOM)值为0.22pJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号