首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A design-oriented methodology for accurate modeling of on-chip interconnects
【24h】

A design-oriented methodology for accurate modeling of on-chip interconnects

机译:一种面向设计的方法,可对片上互连进行精确建模

获取原文
获取原文并翻译 | 示例

摘要

An accurate modeling methodology for typical on-chip interconnects used in the design of high frequency digital, analog, and mixed signal systems is presented. The methodology includes the parameter extraction procedure, the equivalent circuit model selection, and mainly the determination of the minimum number of sections required in the equivalent circuit for accurate representing interconnects of certain lengths within specific frequency ranges while considering the frequency-dependent nature of the associated parameters. The modeling procedure is applied to interconnection lines up to 35 GHz obtaining good simulation-experiment correlations. In order to verify the accuracy of the obtained models in the design of integrated circuits (IC), several ring oscillators using interconnection lines with different lengths are designed and fabricated in Austriamicrosystems 0.35 μm CMOS process. The average error between the experimental and simulated operating frequency of the ring oscillators is reduced up to 2% when the interconnections are represented by the equivalent circuit model obtained by applying the proposed methodology.
机译:提出了一种用于高频数字,模拟和混合信号系统设计中的典型片上互连的精确建模方法。该方法包括参数提取程序,等效电路模型选择,以及主要确定等效电路所需的最小部分数,以准确表示特定频率范围内某些长度的互连,同时考虑相关频率的特性。参数。该建模过程适用于高达35 GHz的互连线路,从而获得了良好的仿真实验相关性。为了在集成电路(IC)设计中验证所获得模型的准确性,在Austriamicrosystems 0.35μmCMOS工艺中设计并制造了使用不同长度互连线的多个环形振荡器。当互连通过应用所提出的方法获得的等效电路模型表示时,环形振荡器的实验频率与模拟工作频率之间的平均误差最多可降低2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号