...
首页> 外文期刊>Microelectronics journal >An accurate model for dynamic crosstalk analysis of CMOS gate driven on-chip interconnects using FDTD method
【24h】

An accurate model for dynamic crosstalk analysis of CMOS gate driven on-chip interconnects using FDTD method

机译:使用FDTD方法对CMOS栅极驱动的片上互连进行动态串扰分析的准确模型

获取原文
获取原文并翻译 | 示例
           

摘要

An accurate and time efficient model of CMOS gate driven coupled-multiple interconnects is presented in this paper for crosstalk induced propagation delay and peak voltage measurements. The proposed model is developed using the finite difference time domain (FDTD) technique for coupled RLC interconnects, whereas the alpha power law model is used to represent the transistors in a CMOS driver. As verified by the HSPICE simulation results, the transient response of the proposed model demonstrates high accuracy. Over the random number of test cases, crosstalk induced peak voltage and propagation delay show average errors of 1.1% and 4.3%, respectively, with respect to HSPICE results.
机译:本文针对串扰引起的传播延迟和峰值电压测量,提出了一种精确且省时的CMOS栅极驱动的多重耦合互连模型。所提出的模型是使用有限差分时域(FDTD)技术开发的,用于耦合的RLC互连,而α功率定律模型用于表示CMOS驱动器中的晶体管。 HSPICE仿真结果验证了该模型的瞬态响应具有较高的准确性。在随机的测试案例中,串扰引起的峰值电压和传播延迟相对于HSPICE结果分别显示出1.1%和4.3%的平均误差。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号