首页> 美国卫生研究院文献>Micromachines >Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs
【2h】

Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs

机译:考虑无连接FET的单片3D逻辑电耦合的电路仿真

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The junctionless field-effect transistor (JLFET) compact model using the model parameters extracted from the LETI-UTSOI (version 2.1) model was proposed to perform circuit simulation considering the electrical coupling between the stacked JLFETs of a monolithic 3D integrated circuit (M3DIC) composed of JLFETs (M3DIC-JLFET). We validated the model by extracting the model parameters and comparing the simulation results of the technology computer-aided design and the Synopsys HSPICE circuit simulator. The performance of the M3DIC-JLFET was compared with that of the M3DIC composed of MOSFETs (M3DIC-MOSFET). The performance of a fan-out-3 ring oscillator with M3DIC-JLFET varied by less than 3% compared to that with M3DIC-MOSFET. The performances of ring oscillators of M3DIC-JLFET and M3DIC-MOSFET were almost the same. We simulated the performances of M3DICs such as an inverter, a NAND, a NOR, a 2 × 1 multiplexer, and a D flip-flop. The overall performance of the M3DIC-MOSFET was slightly better than that of the M3DIC-JLFET.
机译:建议使用从Leti-Utsoi(版本2.1)模型中提取的模型参数的连接场效应晶体管(JLFET)紧凑型模型来执行考虑单片3D集成电路(M3DIC)的堆叠JLFET之间的电耦合的电路模拟JLFET(M3DIC-JLFET)。我们通过提取模型参数并进行比较技术计算机辅助设计和Synopsys Hspice电路模拟器的模拟结果来验证模型。将M3DIC-JLFET的性能与MOSFET(M3DIC-MOSFET)组成的M3DIC进行了比较。与M3DIC-MOSFET相比,带M3DIC-JLFET的扇出-3环振荡器的性能不到3%。 M3DIC-JLFET和M3DIC-MOSFET的环形振荡器的性能几乎相同。我们模拟了M3DIC的性能,例如逆变器,NAND,A NOR,2×1多路复用器和D触发器。 M3DIC-MOSFET的整体性能略好于M3DIC-JLFET。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号