首页> 外文学位 >Design methodologies for variation-aware integrated circuits.
【24h】

Design methodologies for variation-aware integrated circuits.

机译:感知变化的集成电路的设计方法。

获取原文
获取原文并翻译 | 示例

摘要

The scaling of VLSI technology has spurred a rapid growth in the semiconductor industry. With the CMOS device dimension scaling to and beyond 90nm technology, it is possible to achieve higher performance and to pack more complex functionalities on a single chip. However, the scaling trend has introduced drastic variation of process and design parameters, leading to severe variability of chip performance in nanometer regime. Also, the manufacturing community projects CMOS will scale for three to four more generations. Since the uncertainties due to variations are expected to increase in each generation, it will significantly impact the performance of design and consequently the yield.;Another challenging issue in the nanometer IC design is the high power consumption due to the greater packing density, higher frequency of operation and excessive leakage power. Moreover, the circuits are usually over-designed to compensate for uncertainties due to variations. The over-designed circuits not only make timing closure difficult but also cause excessive power consumption. For portable electronics, excessive power consumption may reduce battery life; for non-portable systems it may impose great difficulties in cooling and packaging.;The objective of my research has been to develop design methodologies to address variations and power dissipation for reliable circuit operation. The proposed work has been divided into three parts: the first part addresses the issues related with power/ground noise induced by clock distribution network and proposes techniques to reduce power/ground noise considering the effects of process variations. The second part proposes an elastic pipeline scheme for random circuits with feedback loops. The proposed scheme provides a low-power solution that has the same variation tolerance as the conventional approaches. The third section deals with discrete buffer and wire sizing for link-based non-tree clock network, which is an energy efficient structure for skew tolerance to variations.;For the power/ground noise problem, our approach could reduce the peak current and the delay variations by 50% and 51% respectively. Compared to conventional approach, the elastic timing scheme reduces power dissipation by 20%--27%. The sizing method achieves clock skew reduction of 45% with a small increase in power dissipation.
机译:VLSI技术的规模化推动了半导体行业的快速增长。随着CMOS器件尺寸扩展到90nm及以上,技术可以在单个芯片上实现更高的性能并将更复杂的功能组合在一起。然而,缩放趋势已经引入了工艺和设计参数的急剧变化,从而导致芯片性能在纳米范围内的严重变化。此外,制造社区预计CMOS将扩展三到四代。由于预计每代产品中由于变化而引起的不确定性都会增加,这将大大影响设计的性能,进而影响良率。纳米IC设计中的另一个挑战性问题是,由于封装密度更高,频率更高,因此功耗很高运行和过大的泄漏功率。而且,电路通常被过度设计以补偿由于变化引起的不确定性。过度设计的电路不仅使时序收敛变得困难,而且还会导致过多的功耗。对于便携式电子产品,过多的功耗可能会缩短电池寿命。对于非便携式系统,在冷却和封装方面可能会带来很大的困难。我的研究目标是开发设计方法来解决变化和功耗问题,以实现可靠的电路运行。拟议的工作分为三个部分:第一部分解决与时钟分配网络引起的电源/接地噪声有关的问题,并提出考虑工艺变化影响的降低电源/接地噪声的技术。第二部分为带有反馈回路的随机电路提出了一种弹性流水线方案。所提出的方案提供了一种低功率解决方案,其具有与常规方法相同的变化容限。第三部分介绍了基于链路的非树时钟网络的离散缓冲器和导线尺寸,这是一种对变化有偏斜容忍的节能结构。对于电源/接地噪声问题,我们的方法可以降低峰值电流和延迟变化分别为50%和51%。与传统方法相比,弹性定时方案可将功耗降低20%-27%。该大小确定方法实现了时钟偏斜减少45%,而功耗却有所增加。

著录项

  • 作者

    Samanta, Rupak.;

  • 作者单位

    Texas A&M University.;

  • 授予单位 Texas A&M University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2008
  • 页码 104 p.
  • 总页数 104
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号