...
首页> 外文期刊>Electronics >A Variation-Aware Design Methodology for Distributed Arithmetic
【24h】

A Variation-Aware Design Methodology for Distributed Arithmetic

机译:分布式算术的变体感知设计方法

获取原文
   

获取外文期刊封面封底 >>

       

摘要

Distributed arithmetic (DA) brings area and power benefits to digital designs relevant to the Internet-of-Things. Therefore, new error resilient techniques for DA computation are urgently required to improve robustness against the process, voltage, and temperature (PVT) variations. This paper proposes a new in-situ timing error prevention technique to mitigate the impact of variations in DA circuits by providing a guardband for significant (most significant bit) computations. This guardband is initially achieved by modifying the sign extension block and carefully gate-sizing. Therefore, least significant bit (LSB) computation can correspond to the critical path, and timing error can be tolerated at the cost of acceptable accuracy loss. Our approach is demonstrated on a 16-tap finite impulse respons (FIR) filter using the 65 nm CMOS process and the simulation results show that this design can still maintain high-accuracy performance without worst case timing margin, and achieve up to 32 % power savings by voltage scaling when the worst case margin is considered with only 9 % area overhead.
机译:分布式算术(DA)为与物联网相关的数字设计带来了面积和功耗优势。因此,迫切需要用于DA计算的新的抗错技术,以提高针对过程,电压和温度(PVT)变化的鲁棒性。本文提出了一种新的现场定时误差预防技术,通过为有效(最高有效位)计算提供保护带来减轻DA电路中变化的影响。该防护带最初是通过修改符号扩展块并仔细确定栅极大小来实现的。因此,最低有效位(LSB)计算可以对应于关键路径,并且可以以可接受的精度损失为代价来容忍定时误差。我们的方法在使用65 nm CMOS工艺的16抽头有限脉冲响应(FIR)滤波器上得到了证明,仿真结果表明,该设计仍可以保持高精度性能,而没有最坏情况下的时序裕度,并且可以实现高达32%的功率当仅考虑9%的面积开销时,通过考虑最坏情况下的裕量,可通过电压缩放节省功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号