首页> 外文学位 >Analysis techniques for nanometer digital integrated circuits.
【24h】

Analysis techniques for nanometer digital integrated circuits.

机译:纳米数字集成电路的分析技术。

获取原文
获取原文并翻译 | 示例

摘要

As technology has scaled into nanometer regime, manufacturing variations have emerged as a major limiter of performance (timing) in VLSI circuits. Issues related to timing are addressed in the first part of the dissertation. Statistical Static Timing Analysis (SSTA) has been proposed to perform full-chip analysis of timing under uncertainty such as manufacturing variations. In this dissertation, we propose an efficient sparse-matrix framework for a path-based SSTA. In addition to an efficient framework for doing timing analysis, to improve the accuracy of the timing analysis one needs to address the accuracy of: waveform modeling, and gate delay modeling. We propose a technique based on Singular Value Decomposition (SVD) that accurately models the waveform in a timing analyzer. To improve the gate delay modeling, we propose a closed form expression based on the centroid of power dissipation. This new metric is inspired by our key observation that the Sakurai-Newton (SN) delay metric can be viewed as the centroid of current. In addition to accurately analyzing the timing of a chip, improving timing is another major concern. One way to improve timing is to scale down the threshold voltage (V th). But scaling down increases the subthreshold leakage current exponentially. Sleep transistors have been proposed to reduce leakage current while maintaining performance. We propose a path-based algorithm to size the sleep transistor to reduce leakage while maintaining the required performance.; In the second part of dissertation we address power grid and thermal issues that arise due to the scaling of integrated circuits. In the case of power grid simulation, we propose fast and efficient techniques to analyze the power grid with accurate modeling of the transistor network. The transistor is modeled as a switch in series with an RC and the switch itself is modeled behaviorally. This model allows more accurate prediction of voltage drop compared to the current source model. In the case of thermal simulation, we address the issue of ignoring the nonlinearity of thermal conductivity in silicon. We found that ignoring the nonlinearity of thermal conductivity may lead to a temperature profile that is off by 10°C.
机译:随着技术已扩展到纳米级,制造差异已成为VLSI电路性能(时序)的主要限制因素。与时间有关的问题在论文的第一部分中得到解决。已经提出了统计静态时序分析(SSTA),以在不确定性(例如制造差异)下执行时序的全芯片分析。本文提出了一种基于路径的SSTA有效的稀疏矩阵框架。除了进行时序分析的有效框架之外,要提高时序分析的准确性,还需要解决以下方面的准确性:波形建模和门延迟建模。我们提出了一种基于奇异值分解(SVD)的技术,该技术可以在时序分析器中准确地对波形建模。为了改善门控延迟建模,我们提出了基于功耗质心的闭式表达式。这项新指标的灵感来自于我们的关键观察,即樱井牛顿(SN)延迟指标可以看作是电流的质心。除了精确分析芯片的时序外,改善时序也是另一个主要问题。改善时序的一种方法是缩小阈值电压(V th)。但是按比例缩小将使亚阈值泄漏电流呈指数增加。已经提出了睡眠晶体管以减少泄漏电流同时保持性能。我们提出了一种基于路径的算法来调整睡眠晶体管的尺寸,以减少泄漏,同时保持所需的性能。在论文的第二部分中,我们解决了由于集成电路的规模化而引起的电网和热问题。在电网仿真的情况下,我们提出了快速有效的技术,通过对晶体管网络的精确建模来分析电网。晶体管被建模为与RC串联的开关,并且开关本身被行为建模。与电流源模型相比,该模型可以更准确地预测电压降。在热仿真的情况下,我们解决了忽略硅中导热系数非线性的问题。我们发现忽略导热系数的非线性可能会导致温度曲线偏离10°C。

著录项

  • 作者

    Ramalingam, Anand.;

  • 作者单位

    The University of Texas at Austin.$bElectrical and Computer Engineering.;

  • 授予单位 The University of Texas at Austin.$bElectrical and Computer Engineering.;
  • 学科 Engineering Electronics and Electrical.; Computer Science.
  • 学位 Ph.D.
  • 年度 2007
  • 页码 168 p.
  • 总页数 168
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号