首页> 外文会议>VLSI circuits and systems V >Low-power, high-speed FFT processor for MB-OFDM UWB application
【24h】

Low-power, high-speed FFT processor for MB-OFDM UWB application

机译:适用于MB-OFDM UWB应用的低功耗,高速FFT处理器

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a low-power, high-speed 4-data-path 128-point mixed-radix (radix-2 & radix-22) FFT processor for MB-OFDM Ultra-WideBand (UWB) systems. The processor employs the single-path delay feedback (SDF) pipelined structure for the proposed algorithm, it uses substructure-sharing multiplication units and shift-add structure other than traditional complex multipliers. Furthermore, the word lengths are properly chosen, thus the hardware costs and power consumption of the proposed FFT processor are efficiently reduced. The proposed FFT processor is verified and synthesized by using 0.13 μm CMOS technology with a supply voltage of 1.32 V. The implementation results indicate that the proposed 128-point mixed-radix FFT architecture supports a throughput rate of 1Gsample/s with lower power consumption in comparison to existing 128-point FFT architectures.
机译:本文介绍了一种用于MB-OFDM超宽带(UWB)系统的低功耗,高速4数据路径128点混合基数(radix-2和radix-22)FFT处理器。该处理器采用单路径延迟反馈(SDF)流水线结构来实现所提出的算法,除了传统的复数乘法器外,它还使用子结构共享乘法单元和移位加法结构。此外,适当地选择字长,从而有效地降低了所提出的FFT处理器的硬件成本和功耗。所提出的FFT处理器采用0.13μmCMOS技术进行了验证和综合,电源电压为1.32 V。实现结果表明,所提出的128点混合基FFT架构支持1Gsample / s的吞吐速率,功耗较低。与现有的128点FFT架构进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号