【24h】

A methodology for switching noise estimation at gate level

机译:在门级切换噪声估计的方法

获取原文
获取原文并翻译 | 示例

摘要

This paper provides a simple methodology, based on available CAD tools, able of extracting valuable information on supply current curves, otherwise limited by the layout disposal, making it impracticable for the present high density circuits. The approach starts at HDL level, which will be automatically synthesized to a gate level being the peak power (one peak per clock cycle) measured at this level, giving an idea of the switching noise generated. Although an indirect method, it provides a quantitative value of noise valid for comparison between different proposals. To assess the methodology two different tools are used: PrimePower and NanoSim, both from Synopsys, that generate an average power and a peak power value. We will see that NanoSim is good for noise estimation but this is not the case of PrimePower.
机译:本文基于可用的CAD工具,提供了一种简单的方法,能够在电源电流曲线上提取有价值的信息,否则会受到布局处理的限制,因此对于当前的高密度电路来说是不可行的。该方法始于HDL级别,该级别将自动合成为在此级别测量的峰值功率(每个时钟周期一个峰值)的门级,从而了解产生的开关噪声。尽管是间接方法,但它提供了有效的噪声定量值,可用于不同建议之间的比较。为了评估该方法,使用了两种不同的工具:Synopsys的PrimePower和NanoSim,它们产生平均功率和峰值功率值。我们将看到NanoSim可以很好地进行噪声估计,但PrimePower并非如此。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号