...
首页> 外文期刊>VLSI Design >A Prototype-Based Gate-Level Cycle-Accurate Methodology for SoC Performance Exploration and Estimation
【24h】

A Prototype-Based Gate-Level Cycle-Accurate Methodology for SoC Performance Exploration and Estimation

机译:基于原型的门级循环精确方法,用于SoC性能探索和估计

获取原文
获取原文并翻译 | 示例
           

摘要

A prototype-based SoC performance estimation methodology was proposed for consumer electronics design. Traditionally, prototypes are usually used in system verification before SoC tapeout, which is without accurate SoC performance exploration and estimation. This paper attempted to carefully model the SoC prototype as a performance estimator and explore the environment of SoC performance. The prototype met the gate-level cycle-accurate requirement, which covered the effect of embedded processor, on-chip bus structure, IP design, embedded OS, GUI systems, and application programs. The prototype configuration, chip post-layout simulation result, and the measured parameters of SoC prototypes were merged to model a target SoC design. The system performance was examined according to the proposed estimation models, the profiling result of the application programs ported on prototypes, and the timing parameters from the post-layout simulation of the target SoC. The experimental result showed that the proposed method was accompanied with only an average of 2.08% of error for an MPEG-4 decoder SoC at simple profile level 2 specifications.
机译:提出了一种基于原型的SoC性能评估方法,用于消费电子设计。传统上,原型通常用于SoC出带之前的系统验证中,而没有准确的SoC性能探索和估计。本文尝试将SoC原型作为性能估计器进行仔细建模,并探索SoC性能的环境。该原型满足门级精确周期的要求,涵盖了嵌入式处理器,片上总线结构,IP设计,嵌入式OS,GUI系统和应用程序的影响。原型配置,芯片后布局仿真结果以及SoC原型的测量参数被合并以对目标SoC设计进行建模。根据建议的估计模型,移植到原型上的应用程序的性能分析结果以及目标SoC的布局后仿真中的时序参数,检查了系统性能。实验结果表明,对于简单配置文件级别2规范的MPEG-4解码器SoC,所提出的方法仅伴随平均2.08%的错误。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号