首页> 外文会议>Software for electrical engineering analysis and design >Utilizing coupled process and device simulation for optimization of sub-quarter-micron CMOS technology
【24h】

Utilizing coupled process and device simulation for optimization of sub-quarter-micron CMOS technology

机译:利用耦合的过程和设备仿真来优化亚微米CMOS技术

获取原文
获取原文并翻译 | 示例

摘要

Coupled process and device simulation was applied for the optimization of sub-quarter-micron CMOS technology. Optimum conditions for critical ion implantation steps were found. Especially it was shown that an increased implantation dose of the source and drain extensions improves the device performance. On this basis, the device performance achievable when shrinking to the 0.15μm generation of CMOS technology was estimated. Finally, an example of the coupled three-dimensional process and device simulation which indicates the role of 3D effects in small size CMOS transistors is presented.
机译:耦合工艺和器件仿真被用于优化亚微米级CMOS技术。找到了关键离子注入步骤的最佳条件。特别是,已经表明,增加源极和漏极延伸区的注入剂量可以改善器件性能。在此基础上,估计了缩小到0.15μm的CMOS技术时可实现的器件性能。最后,给出了一个三维工艺和器件仿真耦合的示例,该示例表明了3D效应在小尺寸CMOS晶体管中的作用。

著录项

  • 来源
  • 会议地点 Seville(ES);Seville(ES)
  • 作者单位

    Fraunhofer Institute of Integrated Circuits, Device Technology, Erlangen, Germany;

    Fraunhofer Institute of Integrated Circuits, Device Technology, Erlangen, Germany;

    Fraunhofer Institute of Integrated Circuits, Device Technology, Erlangen, Germany;

    ISE Integrated Systems Engineering, Zuerich, Switzerland;

    Fraunhofer Institute of Integrated Circuits, Device Technology, Erlangen, Germany;

    Fraunhofer Institute of Integrated Circuits, Device Technology, Erlangen, Germany;

  • 会议组织
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类 专用应用软件;一般性问题;
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号