【24h】

HALT to Qualify Electronic Packages -A Proof of Concept

机译:HALT认证电子封装-概念证明

获取原文
获取原文并翻译 | 示例

摘要

A proof of concept of the Highly Accelerated Life Testing (HALT) technique was explored to assess and optimize electronic packaging designs for long duration deep space missions in a wide temperature range (-150℃ to +125℃). HALT is a custom hybrid package suite of testing techniques using environments such as extreme temperatures and dynamic shock step processing from Og up to 50g of acceleration. HALT testing used in this study implemented repetitive shock on the test vehicle components at various temperatures to precipitate workmanship and/or manufacturing defects to show the weak links of the designs. The purpose is to reduce the product development cycle time for improvements to the packaging design qualification. A test article was built using advanced electronic package designs and surface mount technology processes, which are considered useful for a variety of JPL and NASA projects, i.e. (surface mount packages such as ball grid arrays (BGA), plastic ball grid arrays (PBGA), very thin chip array ball grid array (CVBGA), quad flat-pack (QFP), micro-lead-frame (MLF) packages, several passive components, etc.). These packages were daisy-chained and independently monitored during the HALT test. The HALT technique was then implemented to predict reliability and assess survivability of these advanced packaging techniques for long duration deep space missions in much shorter test durations. Test articles were built using advanced electronic package designs that are considered useful in various NASA projects. All the advanced electronic packages were daisy-chained independently to monitor the continuity of the individual electronic packages. Continuity of the daisy chain packages was monitored during the HALT testing using a data logging system. We were able to test the boards up to 40g to 50g shock levels at temperatures ranging from +125℃ to -150℃. The HALT system can deliver 50g shock levels at room temperature. Several tests were performed by subjecting the test boards to various g levels ranging from 5g to 50g, test durations of 10 minutes to 60 minutes, hot temperatures of up to +125℃ and cold temperatures down to -150℃. During the HALT test, electrical continuity measurements of the PBGA package showed an open-circuit, whereas the BGA, MLF, and QFPs showed signs of small variations of electrical continuity measurements. The electrical continuity anomaly of the PBGA occurred in the test board within 12 hours of commencing the accelerated test. Similar test boards were assembled, thermal cycled independently from -150℃ to +125℃ and monitored for electrical continuity through each package design. The PBGA package on the test board showed an anomalous electrical continuity behavior after 959 thermal cycles. Each thermal cycle took around 2.33 hours, so that a total test time to failure of the PBGA was 2,237 hours (or ~3.1 months) due to thermal cycling alone. The accelerated technique (thermal cycling + shock) required only 12 hours to cause a failure in the PBGA electronic package. Compared to the thermal cycle only test, this was an acceleration of ~ 186 times (more than 2 orders of magnitude). This acceleration process can save significant time and resources for predicting the life of a package component in a given environment, assuming the failure mechanisms are similar in both the tests. Further studies are in progress to make systematic evaluations of the HALT technique on various other advanced electronic packaging components on the test board. With this information one will be able to estimate the number of mission thermal cycles to failure with a much shorter test program. Further studies are in progress to make systematic study of various components, constant temperature range for both the tests. Therefore, one can estimate the number of hours to fail in a given thermal and shock levels for a given test board physical properties.
机译:探索了高加速寿命测试(HALT)技术的概念验证,以评估和优化在宽温度范围(-150℃至+ 125℃)内进行长时间深空飞行任务的电子包装设计。 HALT是一种定制混合测试套件,使用了极端温度和动态冲击阶跃处理(从Og到最大加速度为50g)等环境,进行了测试。在这项研究中使用的HALT测试在不同温度下对测试车辆部件进行了反复冲击,以沉淀工艺和/或制造缺陷,从而显示出设计的薄弱环节。目的是减少产品开发周期以改善包装设计的资格。使用先进的电子封装设计和表面贴装技术流程构建了测试文章,这些产品被认为对各种JPL和NASA项目有用,例如,表面贴装封装,例如球栅阵列(BGA),塑料球栅阵列(PBGA) ,超薄芯片阵列球栅阵列(CVBGA),四方扁平封装(QFP),微引线框架(MLF)封装,多个无源组件等)。在HALT测试期间,这些软件包采用菊花链连接方式并受到独立监视。然后实施HALT技术来预测这些高级包装技术的可靠性,并评估在短得多的测试时间内进行长时间深空任务的能力。测试文章是使用高级电子包装设计制作的,这些设计在各种NASA项目中都很有用。所有高级电子包装均独立进行菊花链连接,以监视各个电子包装的连续性。在HALT测试期间,使用数据记录系统监控了菊花链包装的连续性。我们能够在+ 125℃至-150℃的温度范围内对高达40g至50g的冲击等级的板进行测试。 HALT系统在室温下可提供50g的冲击强度。通过对测试板进行5 g至50 g的各种g含量,10分钟至60分钟的测试持续时间,高达+125℃的高温和低于-150℃的低温进行了几次测试。在HALT测试期间,PBGA封装的电气连续性测量显示开路,而BGA,MLF和QFP显示出电气连续性测量值有微小变化的迹象。在开始加速测试后的12个小时内,测试板上就发生了PBGA的电气连续性异常。组装了相似的测试板,在-150℃至+ 125℃的温度范围内进行了独立的热循环,并在每种封装设计中监控电连续性。在959个热循环后,测试板上的PBGA封装显示出异常的电连续性行为。每个热循环大约需要2.33小时,因此,仅由于热循环,PBGA失效的总测试时间为2237小时(或〜3.1个月)。加速技术(热循环+冲击)仅需12个小时即可导致PBGA电子封装失效。与仅进行热循环的测试相比,这是约186倍的加速度(超过2个数量级)。假设两个测试中的故障机制相似,则该加速过程可以节省大量时间和资源,以预测包装组件在给定环境中的寿命。正在进行进一步的研究以对测试板上其他各种高级电子封装组件的HALT技术进行系统评估。有了这些信息,就可以用短得多的测试程序来估计故障的热循环次数。正在进行进一步的研究以对两种测试的各种成分和恒定温度范围进行系统研究。因此,对于给定的测试板物理性能,可以估算出在给定的热和冲击等级下失效的小时数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号