首页> 外文会议>Programmable Logic (SPL), 2012 VIII Southern Conference on >Applying in education an FPGA-based methodology to prototype ASIC soft cores and test ICs
【24h】

Applying in education an FPGA-based methodology to prototype ASIC soft cores and test ICs

机译:在教育中应用基于FPGA的方法来原型化ASIC软核和测试IC

获取原文
获取原文并翻译 | 示例

摘要

Brazilian government has been investing in microelectronics, especially in hardware education as a strategic factor. In the literature, FPGA-based methodologies have been widely used in hardware and embedded systems design teaching. However, these methodologies don't take into account timing design constraints and an in-depth verification process, essential to understand physical issues, reduce non-recurrent engineering costs and fault risks. This paper presents a design methodology that integrates functionally verified ASIC soft cores into an FPGA. The main goal of this methodology is to create an FPGA environment to emulate such soft core, which is fully compatible to test the manufactured ASIC. As a result of applying this methodology in education, students can learn the fundamentals of hardware and its designs challenges, not only development, but also verification and physical implications.
机译:巴西政府一直在投资微电子,特别是在硬件教育方面作为战略因素。在文献中,基于FPGA的方法已广泛用于硬件和嵌入式系统设计教学中。但是,这些方法没有考虑时序设计约束和深入的验证过程,这对于理解物理问题,降低非经常性工程成本和故障风险至关重要。本文提出了一种设计方法,该方法将经过功能验证的ASIC软核集成到FPGA中。这种方法的主要目标是创建一个FPGA环境来仿真这种软核,该环境完全兼容以测试制造的ASIC。将这种方法学应用于教育的结果是,学生可以学习硬件的基础知识及其设计挑战,不仅包括开发,还包括验证和物理含义。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号