首页> 外文会议>Proceedings of the 21st Asian Test Symposium. >Tailoring Tests for Functional Binning of Integrated Circuits
【24h】

Tailoring Tests for Functional Binning of Integrated Circuits

机译:集成电路功能分区的定制测试

获取原文
获取原文并翻译 | 示例

摘要

In recent years, a number of high level applications have been reported to be tolerant to errors resulting from a sizable fraction of all single stuck-at faults in hardware. Production testing of devices targeted towards such applications calls for a test vector set that is tailored to maximize the coverage of faults that lead to functionally malignant errors while minimizing the coverage of faults that produce functionally benign errors. Given a partitioning of the fault set as benign and malignant, and a complete test vector set that covers all faults, in this paper, we formulate an integer linear programming (ILP) problem to find an optimal test vector set that ensures 100% coverage of malignant faults and minimizes coverage of benign faults.We also propose a test strategy based on selectively masking appropriate outputs of the circuit to partition the circuits at production test into three bins - malignant, benign, and fault-free. As a case study, we demonstrate the proposed ILP based test optimization and functional binning on three adder circuits: 16-bit ripple carry adder, 16-bit carry lookahead adder, and 16-bit carry select adder. We find that the proposed ILP based optimization gives a reduction of about 90% in fault coverage of benign faults while ensuring 100% coverage of malignant faults. This typically translates to an (early manufacturing) yield improvement of over 20% over what would have been the yield if both malignant and benign faults are targeted without distinction by the test vectorset.
机译:近年来,已经报道了许多高级应用程序可以容忍由于硬件中所有单个卡死故障中相当大一部分而导致的错误。针对此类应用的设备的生产测试需要测试向量集,该向量集经过定制以最大化导致功能上恶性错误的故障范围,同时最小化产生功能良性​​错误的故障范围。给定故障集的划分为良性和恶性的,并且一个涵盖所有故障的完整测试向量集,在本文中,我们制定了整数线性规划(ILP)问题,以找到确保100%覆盖率的最佳测试向量集。我们还提出了一种测试策略,该策略基于选择性屏蔽电路的适当输出,以将生产测试中的电路划分为三个区域-恶性,良性和无故障。作为案例研究,我们在三个加法器电路上演示了基于ILP的测试优化和功能合并,这三个电路是:16位纹波进位加法器,16位进位超前加法器和16位进位选择加法器。我们发现,提出的基于ILP的优化使良性故障的故障覆盖率降低了约90%,同时确保了100%的恶性故障覆盖率。如果恶性和良性缺陷都被作为目标而无须通过测试向量集进行区分,则这通常将(早期生产)良率提高20%以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号