首页> 外文会议>Optoelectronic Interconnects VII; Photonics Packaging and Integration II >Three-dimensional through-wafer fan-out optical interconnects
【24h】

Three-dimensional through-wafer fan-out optical interconnects

机译:三维直通晶圆扇出光互连

获取原文
获取原文并翻译 | 示例

摘要

Abstract: As processor speeds rapidly approach the Gigahertz regime, the disparity between process time and memory access time plays an increasing roll in the overall limitation of processor performance. In addition, limitations in interconnect density and bandwidth serve to exacerbate current bottlenecks, particularly as computer architectures continue to reduce in size. To address these issues, we propose a 3D architecture based on through-wafer vertical optical interconnects. To facilitate integration into the current manufacturing infrastructure, our system is monolithically fabricate din the silicon substrate and preserves scale of integration by using meso-scopic diffractive optical elements (DOEs) for beam fan-out. We believe that this architecture can alleviate the disparity between processor speeds and memory access times while increasing interconnect density by at least an order of magnitude. We are current working to demonstrate a prototype system that consists of vertical cavity surface emitting lasers, diffractive optical elements, photodetectors, and memory units integrate don a single silicon substrate. To this end, we are currently refining our fabrication and analysis methods for the realization of meso-scopic DOEs. In this paper, we present our progress to date and demonstrate through-silicon optical data transmission using DOEs that were designed, fabricated, and characterized at the University of Delaware. We present the validation of our theoretical models for the design of such DOEs with experimental data and discuss applications for our proposed architecture including instruction level parallel processors and field programmable gate arrays. !!7
机译:摘要:随着处理器速度迅速接近千兆赫兹制,处理时间与内存访问时间之间的差距在处理器性能的总体局限性中起着越来越大的作用。另外,互连密度和带宽的限制加剧了当前的瓶颈,特别是随着计算机体系结构尺寸的不断减小。为了解决这些问题,我们提出了一种基于晶圆垂直光互连的3D架构。为了便于集成到当前的制造基础架构中,我们的系统在硅基板上进行整体制造,并通过使用中观衍射光学元件(DOE)进行光束扇出来保持集成规模。我们相信,这种架构可以缓解处理器速度和内存访问时间之间的差异,同时将互连密度提高至少一个数量级。我们目前正在努力展示一个原型系统,该系统由垂直腔表面发射激光器,衍射光学元件,光电探测器和存储单元集成在单个硅基板上组成。为此,我们目前正在改进制造和分析方法以实现中观DOE。在本文中,我们介绍了迄今为止的进展,并演示了使用由特拉华大学设计,制造和表征的DOE进行的硅光学数据传输。我们用实验数据提出了用于设计此类DOE的理论模型的验证,并讨论了我们提出的体系结构的应用,包括指令级并行处理器和现场可编程门阵列。 !! 7

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号