首页> 外文会议>IEEE Biomedical Circuits and Systems Conference >An Ultra-low-Power Quadrature PLL in 130nm CMOS for Impulse Radio Receivers
【24h】

An Ultra-low-Power Quadrature PLL in 130nm CMOS for Impulse Radio Receivers

机译:130nm CMOS中的超低功率正交PLL用于脉冲无线电接收器

获取原文

摘要

This paper discusses an architecture for an integrated ultra-low power impulse radio receiver for low data rate applications such as biomedical sensor networks. Choosing a proper system architecture allows to implement a receiver with relaxed specifications for the typical building blocks which results in a low-power implementation. Furthermore a design in 130nm CMOS of a fully integrated ultra-low power PLL, a critical block of such receivers, is presented. The PLL serves a double purpose. It acts as the master clock generator for the receiver and it is also used to generate a template waveform for pulse reception. The latter requires the PLL to have quadrature outputs since the receiver uses I/Q reception. Because rather relaxed specifications in terms of phase-noise are required, a differential ring VCO with an even amount of stages is a suitable topology. The VCO has a measured center frequency of 568MHz and a tuning range of 23%. It achieves a phase-noise of -91dBc/Hz @ 1MHz offset. The PLL employs a divide-by-8 and locks to an externally applied 75MHz clock. Measurements show a total power consumption less than 200μW with an rms jitter of 24ps on an output clock of 600MHz.
机译:本文讨论了用于集成的超低功耗脉冲无线电接收器的架构,用于诸如生物医学传感器网络的低数据速率应用。选择适当的系统架构允许为典型构建块提供具有宽松规格的接收器,这导致低功耗实现。此外,呈现了130nm CMOS中的130nm CMOS,呈现了这种接收器的关键块。 PLL用于双重目的。它充当接收器的主时钟发生器,并且还用于生成用于脉冲接收的模板波形。后者要求PLL具有正交输出,因为接收器使用I / Q接收。因为在需要相位噪声方面相当放宽的规格,所以具有均匀阶段的差分环VCO是合适的拓扑。 VCO具有568MHz的测量中心频率,调谐范围为23%。它达到-91dBc / hz @ 1MHz偏移的相位噪声。 PLL采用分行-8并锁定到外部施加的75MHz时钟。测量显示出小于200μW的总功耗,在600MHz的输出时钟上具有24ps的RMS抖动。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号