首页> 外文会议>International Conference on IC Design Technology >High-speed analog-to-digital converters in downscaled CMOS
【24h】

High-speed analog-to-digital converters in downscaled CMOS

机译:较低的CMOS中的高速模数转换器

获取原文

摘要

High data-rate communications need high speed analog-to-digital converters. Recent flash and time interleaved SAR converters implemented in downscaled CMOS technologies have achieved GS/s conversion rates with very low power consumption. Flash ADCs can reach high speed with a single channel but the resolution is limited by exponential complexity and power consumption. SAR ADCs are well suited for higher resolution but, due to the sequential operation, require either massive interleaving or very fast technologies to achieve high speed. Hybrid architectures combine the advantages of different architectures to achieve the optimum compromise for a given resolution. In this paper the trade-offs between power, area and complexity for high speed designs are discussed and the potential of hybrid architectures is investigated.
机译:高数据速率通信需要高速模数转换器。最近在较低的CMOS技术中实现的闪存和时间交错SAR转换器实现了GS / S转换率,具有非常低的功耗。 Flash ADC可以使用单通道达到高速,但分辨率受指数复杂性和功耗的限制。 SAR ADC非常适合于更高的分辨率,但由于顺序操作,需要大量交织或非常快速的技术来实现高速。混合架构结合了不同架构的优势,以实现给定分辨率的最佳折衷。本文讨论了电力,面积和高速设计复杂性之间的权衡,并调查了混合架构的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号