首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 2nd order fully-passive noise-shaping SAR ADC with embedded passive gain
【24h】

A 2nd order fully-passive noise-shaping SAR ADC with embedded passive gain

机译:具有嵌入式无源增益的第二订单完全被动噪声整形SAR ADC

获取原文

摘要

An opamp-free solution to implement 2nd order noise shaping in a successive approximation register analog-to-digital converter is presented. This 2nd order fully-passive noise shaping, which has high power efficiency, is realized by charge-redistribution. A gain of 2 is required in this proposal which is realized by a passive method to save power. A prototype chip is fabricated in a 65-nm CMOS process occupying a core area of 0.0129 mm2. An ENOB of 10.5-bit is achieved at 64-MHz sampling frequency based on an 8-bit CDAC architecture when the OSR is 4. It dissipates 252.9 μW from a 1.0-V supply and achieves a Walden FoM of 10.9 fJ/conv.-step and a Schreier FoM of 169.9 dB.
机译:呈现了在连续近似寄存器模数转换器中实现2nd阶噪声整形的一个不驱动的解决方案。 这种第二阶的完全被动噪声整形具有高功率效率,通过充电再分配实现。 在该提案中需要2的增益,这是通过被动方法来实现的,以节省电力。 原型芯片在65纳米CMOS工艺中占据0.0129mm2的65nm CMOS工艺中制造。 当OSR为4时,基于8位CDAC架构的64-MHz采样频率实现了10.5位的eNOB。它从1.0-V电源耗散252.9μW,实现10.9 FJ / Conc的瓦尔登FOM- 步骤和169.9 dB的施莱尔FOM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号