首页> 外文会议>IEEE Asian Solid-State Circuits Conference >A 26.5 Gb/s optical receiver with all-digital clock and data recovery in 65nm CMOS process
【24h】

A 26.5 Gb/s optical receiver with all-digital clock and data recovery in 65nm CMOS process

机译:具有65nm CMOS过程中的全数字时钟和数据恢复的26.5 GB / S光接收器

获取原文

摘要

This paper presents a 26.5 Gb/s optical receiver with an all-digital CDR (ADCDR) fabricated in a 65 nm CMOS process. The receiver consists of a transimpedance amplifier (TIA), a limiting amplifier (LA), and a half-rate ADCDR. The TIA and LA are based on an inverter-based amplifier for low power consumption. The ADCDR adopts an LC quadrature digitally controlled oscillator (LC-QDCO) for the quadrature sampling. The recovered clock jitter is 1.28 ps and the measured jitter tolerance exceeds the tolerance mask specified in IEEE 802.3ba. The receiver sensitivity is measured to be -9 dBm and -6.6 dBm for the data rate of 25 Gb/s and 26.5 Gb/s, respectively. The whole receiver chip occupies an active area of 0.75 mm and consumes 254 mW at the data rate of 26.5 Gb/s.
机译:本文介绍了26.5 GB / S光接收器,具有65nm CMOS工艺中制造的全数字CDR(ADCDR)。接收器包括跨阻抗放大器(TIA),限制放大器(LA)和半速率ADCDR。 TIA和LA基于基于逆变器的放大器,用于低功耗。 ADCDR采用LC正交数字控制振荡器(LC-QDCO),用于正交采样。恢复的时钟抖动是1.28 ps,测量的抖动容差超过IEEE 802.3ba中指定的公差掩码。接收器灵敏度分别测量为-9 dBm和-6.6 dBm,分别为25 gb / s和26.5 gb / s的数据速率。整个接收器芯片占据0.75mm的有效面积,并以26.5 Gb / s的数据速率消耗254兆瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号