首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Degradation analysis of high performance 14nm FinFET SRAM
【24h】

Degradation analysis of high performance 14nm FinFET SRAM

机译:高性能降解分析14NM FinFET SRAM

获取原文

摘要

Memory designs usually add design margins to compensate for chip aging; this may lead to yield and performance loss (in case of overestimation) or reduced reliability (in case of underestimation). This paper analyzes the impact of aging on cutting edge high performance 14nm FinFET SRAM using a calibrated aging model; it does not only analyze the impact of the SRAM's components individually, as it is the case in prior work, but it also investigates the contribution of the interaction of these components while considering different workloads; both the overall metric of the memory (i.e., the access time) as well as metrics of individual components (e.g., sensing delay for the sense amplifier) are examined. The results show that it is crucial to consider not only the aging of all individual components, but also their interaction in order to provide accurate prediction of aging effects; considering only aging of single/individual components leads to either too optimistic or pessimistic results. For example, using our approach (which includes the components interaction) results approximately in 9.1% degradation of memory access time (for three years of aging), while using the traditional approach (based on adding the impact of individual components) results in 7.3% increase only; a relative difference of 25%, for which the timing and the address decoder components are the main contributors. With respect to individual components, the sense amplifier is the most fragile one (e.g., its offset voltage spec. degrades up to 58%).
机译:内存设计通常添加设计边距来弥补芯片老化;这可能导致产量和性能损失(在过度估计)或降低的可靠性(如果在低估的情况下)。本文采用校准老化模型分析了老化对切削刃高性能14nm Finfet SRAM的影响;它不仅可以单独分析SRAM组件的影响,就像事先工作一样,但它也调查了这些组件的相互作用在考虑不同的工作量时;检查存储器(即,访问时间)的总体度量以及各个组件的度量(例如,读出放大器的感测延迟)。结果表明,不仅考虑所有单个组件的老化,还要考虑它们的相互作用是至关重要的,以便提供对老化效果的准确预测;考虑只考虑单个/单独组件的老化导致过于乐观或悲观的结果。例如,使用我们的方法(其中包括组件交互)结果大约在9.1 %的内存访问时间(老化三年)的劣化中,同时使用传统方法(基于增加各个组件的影响),结果为7.3 %仅增加; 25 %的相对差异,其中定时和地址解码器组件是主要贡献者。关于各个组件,读出放大器是最脆弱的一个(例如,其偏移电压规范。降低至58%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号