首页> 外文会议>International semiconductor technology conference;China international semiconductor technology conference;China semiconductor technology international conference >Investigations on the Impact of the Parasitic Bottom Transistor in Gate-All-Around Silicon Nanowire SONOS Memory Cells Fabricated on Bulk Si Substrate
【24h】

Investigations on the Impact of the Parasitic Bottom Transistor in Gate-All-Around Silicon Nanowire SONOS Memory Cells Fabricated on Bulk Si Substrate

机译:对散装Si衬底制造的寄生底晶体管寄生底晶体管的影响研究

获取原文

摘要

Gate-all-around (GAA) Si nanowire SONOS memory cells (SNWMs) have been fabricated on Si substrate using fully epi-free compatible CMOS technology. A parasitic bottom SONOS memory (PBM) was formed when the SNWM was fabricated on bulk Si substrate. The impact of the PBM on the performance of the SNWM is investigated in this paper. The PBM shows a slower program speed, a faster erase speed, and worse retention characteristics than the SNWM. Therefore, the PBM severely degrades the performance of the SNWM due to its slower program speed and worse retention characteristics, and should be carefully controlled for the SNWM based on bulk Si substrate.
机译:通过完全无缺陷的CMOS技术,在Si衬底上制造了全面(GaA)Si纳米线SONOS存储器单元(SNWMS)。 当在散装Si衬底上制造SNWM时,形成寄生底SONOS存储器(PBM)。 本文研究了PBM对SNWM性能的影响。 PBM显示比SNWM更慢的节目速度,更快的擦除速度和更差的保留特性。 因此,PBM由于其较慢的节目速度和更差的保留特性而严重降低了SNWM的性能,并且应基于散装Si衬底仔细控制SNWM的仔细控制。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号