首页> 外文会议>Institute of Electrical and Electronics Engineers International Conference on Electronics, Circuits and Systems >Achieving design closure in a typical mixed-signal ASIC; a Design-For-Test centric approach.
【24h】

Achieving design closure in a typical mixed-signal ASIC; a Design-For-Test centric approach.

机译:在典型的混合信号ASIC中实现设计闭合; 一种以设计为中心的方法。

获取原文

摘要

Achieving design closure in today??s technologies (018?? and below) is generally a challenging task. Different objectives spanning timing, area, power, testability and numerous design rules needs to be addressed and fulfilled, all under tight project schedules as product lifetimes shrink. In this paper we look closer at the DFT (Design-For-Test) task from a top-level perspective; that is, we assume that the sub-blocks are already made testable themselves, and we look closer at the top-level integration process. Focus will be on design experience gained on a specific project and we will touch topics like clock-tree design, multiple power domains, different test modes, scan test and test response compression. Furthermore, we propose a DFT centric approach to top-level integration.
机译:在今天实现设计关闭?S技术(018 ??及以下)通常是一个具有挑战性的任务。 需要解决和满足跨越时序,面积,功率,可测试性和众多设计规则的不同目标,并以较严格的项目时间表在产品寿命收缩的情况下解决和满足。 在本文中,我们看起来更靠近顶级视角的DFT(测试 - 测试)任务; 也就是说,我们假设子块已经成为可测试的本身,我们看起来更接近顶级集成过程。 重点将在特定项目上获得的设计经验,我们将触摸时钟树设计,多个电源域,不同的测试模式,扫描测试和测试响应压缩等主题。 此外,我们提出了一种以顶级集成的DFT为中心的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号