首页> 外文会议>IEEE Electrical Performance of Electronic Packaging >A Domain Decomposition Method for the Finite Element Simulation of Circuit Board Interconnects
【24h】

A Domain Decomposition Method for the Finite Element Simulation of Circuit Board Interconnects

机译:电路板互连有限元仿真的域分解方法

获取原文

摘要

A domain decomposition method (DDM) is developed to improve the efficiency of the finite element simulation of interconnects on multilayered printed circuit boards, which helps reduce memory requirements and CPU time without sacrificing the final accuracy. It takes advantage of the multilayered structure and decomposes the board into several single layers separated by power or ground planes. The simulation of each layer can be carried out independently. Connections between neighboring layers are realized by small holes ("vias"), whose computation is accomplished in a trivial final combination procedure. The total memory requirement is only related to the largest single layer. The CPU time is also found to be less than that of the full board simulation. This domain decomposition method further permits a convenient and practical way for parallel computation.
机译:开发了一种域分解方法(DDM)以提高多层印刷电路板上互连的有限元模拟的效率,这有助于降低内存要求和CPU时间而不牺牲最终精度。它利用了多层结构,并将电路板分解成几个由电源或地面平面分开的单层。每层的模拟可以独立地进行。相邻层之间的连接由小孔(“通孔”)实现,其计算是以琐碎的最终组合过程完成的。总内存要求仅与最大单层有关。 CPU时间也被发现小于全电路板仿真的时间。该域分解方法进一步允许平行计算的方便和实用的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号