首页> 外文会议>ICGCE 2013 >DESIGN AND IMPLEMENTATION OF LOW POWER FLOATING POINT ARITHMETIC UNIT
【24h】

DESIGN AND IMPLEMENTATION OF LOW POWER FLOATING POINT ARITHMETIC UNIT

机译:低功耗浮点算术单元的设计与实现

获取原文

摘要

This paper proposes implementation of IEEE floating point (FP) multiplication, addition and subtraction. Arithmetic on IEEE FP numbers imposes more challenges compared to fixed-point arithmetic. These particularly include the simultaneous computation of normalization and rounding. We show the efficient way of solving these challenges for the implementation of floating point (FP) addition, subtraction and multiplication. The proposed designs aim at reducing power dissipation. Here multi threshold voltage technique is used for reducing power dissipation. The proposed implementations are according to the IEEE 754 FP standard.
机译:本文提出了IEEE浮点(FP)乘法,加法和减法的实现。与定点算法相比,IEEE FP数字的算法施加了更多的挑战。这些特别包括同时计算归一化和舍入。我们展示了解决浮点(FP)实施的这些挑战的有效方法(FP)添加,减法和乘法。建议的设计旨在减少功耗。这里,多阈值电压技术用于降低功耗。所提出的实现是根据IEEE 754 FP标准的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号