首页> 外文会议>International Symposium on Very Large Scale Integration Design, Automation and Test >A Mixed Style Multiplier Architecture for Low Dynamic and Leakage Power Dissipation
【24h】

A Mixed Style Multiplier Architecture for Low Dynamic and Leakage Power Dissipation

机译:用于低动态和漏电功耗的混合式乘法器架构

获取原文

摘要

In this paper a new technique for the design of combinational circuits for low power is introduced. The basic idea is to bypass blocks of logic when their function is not required, using low delay and area overhead components (transmission gates). While this technique offers great dynamic power savings mainly in array multipliers, due to their regular interconnection scheme, it misses the reduced area and fast speed advantages of tree multipliers. Therefore, a mixed style architecture, using a traditional, tree based part, combined with a bypass, array based part, is proposed. Through extensive experimentation it has been found that while the bypass technique offers the minimum dynamic power consumption value, the mixed architecture offers a delay power product improvement ranging from 1.2x to 6.5x, compared to all other architectures. Furthermore, the tree part of the mixed architecture has enough timing slack to be implemented with high Vth low leakage components, offering an extra 20%-30% leakage power saving, which is a considerable value in deep submicron technologies.
机译:本文介绍了一种用于低功率组合电路设计的新技术。基本思想是使用低延迟和区域开销组件(传输门)不需要其功能时旁路逻辑块。虽然该技术主要提供出于阵列乘法器的巨大动态功率,但由于其常规互连方案,它错过了树乘法器的降低和快速优势。因此,提出了一种混合式架构,使用传统的基于树的部分,与旁路阵列基于阵列基于阵列的部分。通过广泛的实验,已经发现,虽然旁路技术提供最小动态功耗值,但混合架构提供了与所有其他架构相比的1.2倍至6.5倍的延迟电源产品。此外,混合架构的树部具有足够的时序松弛,以实现高vth低泄漏部件,提供额外的20%-30%漏电省电,这是深度亚微米技术的相当价值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号