首页> 外文会议>Online International Conference on Green Engineering and Technologies >An Efficient Low Power NoC Router Architecture Design
【24h】

An Efficient Low Power NoC Router Architecture Design

机译:有效的低功耗NOC路由器架构设计

获取原文

摘要

Network-on-Chip (NoC) architecture represents a promising design paradigm to cope with increasing communication requirements in digital systems. Network-on-chip (NoC) has been emerged as a keen factor that determines the performance and power consumption of many core systems. VLSI technology is used to modify NOC internal router arrangements, shortest path allocation process and neighbor router estimation control. In this architecture, our work is to design a 4*4 mesh topology based network on chip architecture using VCS technique. This work is to optimize the path allocation processing time and to increase NOC architecture performance level. Existing system is to design a mesh topology based network on chip architecture. This architecture is to implement the circuit switching and packet switching for path allocation process. Existing packet switching process is to identify the router availability for mesh topology based NOC architecture design and circuit switching process is used to identify the path availability for mesh topology NOC architecture. Existing system is to optimize the path allocation time and to effectively transmit the source to destination processing time level. Existing time is to increase the circuit complexity level and it consume more time for circuit analysis process. Proposed system is to design a mesh topology based router architecture design and to optimize the path allocation process using hybrid scheme. This scheme is to consist of VCS, CS, PS technique for path allocation work. The proposed system reduces the data transferring time between source and destination. Proposed system is to implement the weighted distance based VCS technique and this technique is to optimize the internal path selection work. Proposed system is to implement the master and slave router condition for single router data transfer process and to optimize the path selection complexity level. This proposed architecture is to optimize the internal connectivity level and to reduce path allocation process level. This technique is to reduce data transfer time between source and destination. Proposed system is to increase the system speed level i.e the clock frequency. Proposed system is to reduce the delay time level and to reduce the latency time.
机译:片上网(NOC)架构代表了一个有前途的设计范例,以应对数字系统中的越来越多的通信要求。片上网(NOC)被出现为敏锐因素,用于确定许多核心系统的性能和功耗。 VLSI技术用于修改NOC内部路由器安排,最短路径分配过程和邻居路由器估计控制。在此架构中,我们的作品是使用VCS技术设计基于芯片架构的4 * 4网格拓扑网络。这项工作是优化路径分配处理时间并增加NOC架构性能级别。现有系统是在芯片架构上设计基于网格拓扑网络。该架构是实现用于路径分配过程的电路交换和分组切换。现有数据包交换过程是为了识别基于网格拓扑的路由器可用性,基于网格架构设计,电路交换过程用于识别网状拓扑结构NoC架构的路径可用性。现有系统是优化路径分配时间并有效地将源传输到目的地处理时间级别。现有时间是提高电路复杂度水平,并消耗更多的电路分析过程时间。建议的系统是设计基于网状拓扑的路由器架构设计,并使用混合方案优化路径分配过程。该方案是由VCS,CS,PS技术组成,用于路径分配工作。建议的系统减少了源和目的地之间的数据传输时间。提出的系统是实现基于加权距离的VCS技术,这种技术是优化内部路径选择工作。提出的系统是为单个路由器数据传输过程实现主路由器条件,并优化路径选择复杂度级别。这一提出的架构是优化内部连接级别并降低路径分配过程级别。这种技术是减少源和目的地之间的数据传输时间。提出的系统是增加系统速度等级i。时钟频率。提出的系统是减少延迟时间级别并降低延迟时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号