【24h】

Low Power 14T Hybrid Full Adder Cell

机译:低功耗14T混合全加法器单元

获取原文

摘要

The performance of the adder entirely influenced by the performance of its basic modules. In this paper, a new hybrid 1-bit 14 transistor full adder design is proposed. The proposed circuit has been implemented using pass gate as well as CMOS logic hence named hybrid. The main design objective for this circuit is low power consumption and full voltage swing at a low supply voltage. As a result the proposed adder cell remarkably improves the power consumption, power-delay product and has less parasitic capacitance when compared to the 16T design. It also improves layout area by 7-8 % than its peer design. All simulations are performed at 90 & 45 nm process technology on Synopsys tool.
机译:加法器的性能完全受到其基本模块的性能的影响。 在本文中,提出了一种新的混合1位14晶体管全加法器设计。 所提出的电路已经使用Pass Gate和CMOS逻辑来实现,因此命名为混合动力。 该电路的主要设计目标是低电源电压的低功耗和全电压摆幅。 结果,与16T设计相比,所提出的加法器单元显着提高功耗,功率延迟产品,并且在寄生电容较少。 它还将布局面积改善为7-8%而不是同行设计。 所有模拟都在Synopsys工具上以90&45 NM工艺技术执行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号